RL78/G1A CHAPTER 21 VOLTAGE DETECTOR
Figure 21-5. Timing of Voltage Detector Internal Interrupt Signal Generation <R>
(Option Byte LVIMDS1, LVIMDS0 = 0, 1)
H
Time
Cleared
H
Note 1
Supply voltage (V
DD
)
V
POR
= 1.51 V (TYP.)
V
PDR
= 1.50 V (TYP.)
LVIMK flag
(interrupt MASK)
(set by software)
Internal reset signal
POR reset signal
LVD reset signal
LVIIF flag
INTLVI
LVILV flag
LVIMD flag
LVIF flag
V
LVD
Lower limit of operation voltage
Note 2Note 2
Cleared by
software
Notes 1. The LVIMK flag is set to “1” by reset signal generation.
2. When the voltage falls, this LSI should be placed in the STOP mode, or placed in the reset state by
controlling the externally input reset signal, before the voltage falls below the operating voltage range
defined in 29.4 or 30.4 AC characteristics. When restarting the operation, make sure that the operation
voltage has returned within the range of operation.
<R>
Remark V
POR: POR power supply rise detection voltage
VPDR: POR power supply fall detection voltage
R01UH0305EJ0200 Rev.2.00 763
Jul 04, 2013